# CE-321L/CS-330L: Computer Architecture Final Lab Project

Namel Shahid (08327), Ammar Murtaza (08721), Arqam Nakhoda (07195)

# **Report Structure:**

- 1. Introduction
- 2. Methodology

## Task-1 – (Sorting Algorithm on Single Cycle)

- 2.1 Insertion Sort Implementation & Explanation
- 2.2 Task-1 Simulation
- 2.3 Task-1 Schematic (Block Diagram)

# 3. Changes Implemented in Single Cycle Processor

- 3.1 ALU
- 3.2 MUX
- 3.3 Branch Module

# 4. Task-2 – (Introducing Pipeline Stages)

- 4.1 Instruction Fetch/Instruction Decode (IF/ID)
- 4.2 Instruction Decode/Execution (ID/EX)
- 4.3 Execution/Memory (EX/MEM)
- 4.4 Memory/Write Back (MEM/WB)
- 4.5 Simulation for Task-2

## 5. Task 3 – (Hazard Detection Circuitry)

- 5.1 Forwarding Unit (code in task 2)
- 5.2 Hazard Detection Unit
- 5.3 Simulation for Task-3
- 5.4 Schematic (Task-2 & Task-3 combined)

# 6. Task 4 – (Performance Comparison: Single Cycle vs. Pipelined RISC-V Processor)

- 6.1 Single Cycle Processor
- 6.2 Pipelined RISC-V Processor
- 6.3 comparison
- 7. Challenges
- 8. Task division
- 9. Conclusion

#### Introduction

Project: Pipelined Processor for array sorting using previously developed modules;

This project aims to develop a 5-stage pipelined processor using Verilog HDL, focusing on executing a specific array sorting algorithm written in RISCV assembly language. Our objective is to enhance efficiency compared to a traditional single-cycle processor by implementing pipelining.

The project structure involves three main phases:

- 1. Single-cycle implementation: Initially, we establish the groundwork by constructing a basic single-cycle processor.
- 2. Pipelining integration: Subsequently, we enhance the design by incorporating a 5-stage pipeline, aiming to optimize performance for accelerated execution.
- 3. Detailed report: Throughout the project, each stage will be meticulously documented in accordance with the provided rubrics, ensuring comprehensive coverage of the development process and outcomes.

# 2. Methodology

# Task-1 – (Sorting Algorithm on Single Cycle)

<u>Insertion sort implemented within instruction memory.</u>

One of the most commonly used sorting algorithms is Quicksort due to its average-case time complexity of O(n log n) and its relatively low overhead. However, for simplicity, we chose insertion Sort for this exercise since its pseudocode is straightforward and easy to convert to assembly language.

C language psuedocode was converted to Assembly language and then tested on venus (online simulator). For the algorithm (converted in Assembly language). We tested for different cases.

# **STIMULATION FOR TASK 1**

Output of values stored in MemoryArray (Sorted)



# **SCHEMATIC FOR TASK 1**



# 3. Changes Implemented in Single Cycle Processor

The changes were made in the ALU, and the last MUX module and a new Branch module was introduced to make our sorting algorithm work.

To enhance our ALU, we introduced a new bit that holds the negation of the last bit of the ALU Result. Then, we introduced another module called the Branch module. We know that if the Zero from the ALU Result is 1, then the branch statement is a beq, and if it is 0, then the statement is a bne. By introducing another variable, we can OR it with the Zero to add more functionality. So, if both variables are 1, then we have the bgt statement, and if both are 0, then we have the blt statement. Next, we AND these statements to make our branch variable 1, as we have to control the MUX with this variable. By doing that, we finally enable our processor to work with bgt and blt statements.

# ALU 64 bit:

```
module ALU 64 bit(a, b, ALUOp, Zero, Result, Pos);
 input [63:0] a;
 input [63:0] b;
 input [3:0]ALUOp;
 output reg Zero;
 output reg [63:0] Result;
 output reg Pos:
 always @(*) begin
  if (ALUOp == 4'b0000) begin
  Result = a \& b;
  else if (ALUOp == 4'b0001) begin
  Result = a \mid b;
  else if (ALUOp == 4'b0010) begin
  Result = a + b;
  else if (ALUOp == 4'b0110) begin
  Result = a - b;
  else if (ALUOp == 4'b1100) begin
```

```
Result = ~(a|b);
end
if (Result == 0)
Zero = 1;
else
Zero = 0;
Pos <= ~Result[63];
end
endmodule
```

This Verilog module implements a 64-bit Arithmetic Logic Unit (ALU) capable of performing various arithmetic and logical operations based on the specified ALU operation code ('ALUOp'). The module takes two 64-bit inputs 'a' and 'b', and based on the value of 'ALUOp', it performs one of the following operations: bitwise AND ('&'), bitwise OR ('|'), addition ('+'), subtraction ('-'), or bitwise NOR ('~(a|b)'). The result of the operation is stored in the 64-bit 'Result' output. Additionally, the module computes whether the result is zero ('Zero') and whether it's positive ('Pos') by checking the most significant bit (MSB) of the result. If the result is zero, 'Zero' is set to 1; otherwise, it's set to 0. Similarly, 'Pos' is set to 1 if the MSB of the result is 0, indicating a positive value.

## MUX:

```
module MUX(X, Y, S, O);

input [63:0] X;

input [63:0] Y;

input S;

output [63:0] O;

assign O = S ? Y : X;

endmodule
```

This is a multiplexer that selects between two input signals 'X' and 'Y' based on the value of a select signal 'S'. The inputs 'X' and 'Y' are 64 bits wide, allowing for multiplexing of large data buses. The select signal 'S' determines which input is passed through to the output 'O', where 'O' is also a 64-bit wide signal. When 'S' is 0, the output 'O' mirrors the value of 'X', and when 'S' is 1, the output 'O' mirrors the value of 'Y'. This behavior is implemented using a conditional assignment statement, where 'O' is assigned the value of 'Y' when 'S' is 1, and it is assigned the value of 'X' when 'S' is 0, effectively realizing the functionality of a multiplexer.

## **Branch Module:**

 $blt \le 1'b0;$ 

module branch module(zero, pos, branch, funct3, bne, beq, bge, blt, to branch); input zero; input pos; input branch; input [2:0] funct3; output reg bne; output reg beq; output reg bge; output reg blt; output reg to branch; always @(\*) begin if (branch) begin if (zero && funct3 == 3'b000) begin  $beq \le 1'b1;$ bne  $\leq 1'b0$ ;  $bge \le 1'b0$ ;  $blt \le 1'b0;$ else if (~zero && funct3 == 3'b001) begin bne <= 1'b1;  $beq \le 1'b0;$  $bge \le 1'b0;$  $blt \le 1'b0;$ end else if ((pos  $\parallel$  zero) && funct3 == 3'b101) begin bne  $\leq 1'b0$ ; beq  $\leq 1'b0$ ;  $bge \le 1'b1;$  $blt \le 1'b0;$ else if ((~pos && ~zero) && funct3 ==3'b100) begin bne  $\leq 1'b0$ ;  $beq \le 1'b0;$  $blt \le 1'b1;$  $bge \le 1'b0;$ end else begin bne  $\leq 1'b0$ ;  $beq \le 1'b0;$ 

```
bge <= 1'b0;
end
end
else begin
    bne <= 1'b0;
    beq <= 1'b0;
    blt <= 1'b0;
    bge <= 1'b0;
    end
    to_branch <= branch && (bne || beq || blt || bge);
end
endmodule</pre>
```

branch\_module is designed to generate control signals for branching operations based on input conditions. It takes several inputs including zero, pos, branch, and funct3, and produces control signals bne, beq, bge, and blt, as well as to\_branch. The module uses conditional statements to determine the appropriate control signals based on the input conditions. If the branch signal is asserted, the module checks various conditions based on the values of zero, pos, and funct3. Depending on these conditions, specific control signals such as bne, beq, bge, and blt are set accordingly to facilitate branching operations. If the branch signal is not asserted, all control signals are cleared to 0. Finally, the to\_branch signal is set to 1 if any of the branching control signals are active, allowing it to signal when a branch operation is to be executed. Overall, this module efficiently handles branching logic in a digital system.

# 4. Task-2 – (Introducing Pipeline Stages)

Implementing a single-cycle processor presents a challenge due to its sequential execution of instructions, resulting in significant idle time for various components. To address this inefficiency, pipelining is introduced to enhance processing power and resource utilization.

In our RISC-V processor, a five-stage pipeline is adopted, allowing the concurrent handling of five instructions.

These pipeline stages include:

- 1. Instruction Fetch (IF)
- 2. Instruction Decode (ID)
- 3. Execution or Address Calculation (EX)
- 4. Data Memory Access (MEM)
- 5. Write Back (WB)

To support pipelining, four new registers are introduced:

- 1. IF/ID
- 2. ID/EX
- 3. EX/MEM
- 4. MEM/WB

These registers enable the simultaneous handling of multiple instructions and track their progress through the pipeline, enhancing processor performance by enabling parallel instruction processing. Additionally, a control line and a forwarding unit are incorporated to facilitate communication between pipeline stages. Timed to the clock, these components either pass stored contents for further processing or flush on each positive clock edge. Despite the benefits of pipelining, considerations such as handling branch instructions and managing the program counter (PC) incrementation must be addressed to ensure smooth pipeline operation. Overall, the introduction of pipelining optimizes processor efficiency by enabling concurrent instruction execution and improving resource utilization.

## <u>Instruction Fetch/Instruction Decode (IF/ID):</u>

```
module IFID(clk, reset, PC In, Inst input, Inst output, PC Out);
 input wire clk;
 input reset;
 input wire [63:0] PC In;
 input [31:0] Inst input;
 output reg [31:0]Inst output;
 output reg [63:0] PC Out;
 always @ (posedge clk or posedge reset)
  begin
  if (reset == 1'b1)
   begin
     PC Out \leq 0;
     Inst output \leq 0;
   end
   else
    begin
     PC Out = PC In;
     Inst output <= Inst input;</pre>
    end
  end
endmodule
```

This Verilog module represents the Instruction Fetch/Decode stage in a processor, contains registers for storing the Program Counter (PC) and the fetched instruction. It operates on a clock signal ('clk') and a reset signal ('reset'). When the reset signal is asserted ('reset == 1'b1'), indicating a reset condition, both the PC and instruction output are set to zero. Otherwise, during normal operation, the PC output is

updated with the value of `PC\_In`, representing the next PC value fetched from the previous stage. Similarly, the instruction output (`Inst\_output`) is updated with the value of `Inst\_input`, which represents the instruction fetched from memory or elsewhere. The module's behavior is synchronized with the positive edge of the clock signal, ensuring stable operation within a processor pipeline.

#### Instruction Decode/Execution (ID/EX):

module IDEX(clk, reset, Funct\_inp, ALUOp\_inp, MemtoReg\_inp, RegWrite\_inp, Branch\_inp, MemWrite\_inp, MemRead\_inp, ALUSrc\_inp, ReadData1\_inp, ReadData2\_inp, rd\_inp, rs1\_in, rs2\_in, imm\_data\_inp, PC\_In, PC\_Out, Funct\_out, ALUOp\_out, MemtoReg\_out, RegWrite\_out, Branch\_out, MemWrite\_out, MemRead\_out, ALUSrc\_out, ReadData1\_out, ReadData2\_out, rs1\_out, rs2\_out, rd\_out, imm\_data\_out);

```
input clk;
input reset;
input [3:0] Funct inp;
input [1:0] ALUOp inp;
input MemtoReg inp;
input RegWrite inp;
input Branch inp;
input MemWrite inp;
input MemRead inp;
input ALUSrc inp;
input [63:0] ReadData1 inp;
input [63:0]ReadData2 inp;
input [4:0] rd inp;
input [4:0] rs1 in;
input [4:0] rs2 in;
input [63:0] imm data inp;
input [63:0] PC In;
output reg [63:0] PC Out;
output reg [3:0] Funct out;
output reg [1:0] ALUOp out;
output reg MemtoReg out;
output reg RegWrite out;
output reg Branch out;
output reg MemWrite out;
output reg MemRead out;
output reg ALUSrc out;
output reg [63:0] ReadData1 out;
output reg [63:0]ReadData2 out;
output reg [4:0] rs1 out;
output reg [4:0] rs2 out;
output reg [4:0] rd out;
output reg [63:0] imm data out;
```

```
always @ (posedge clk or posedge reset)
  begin
   if (reset == 1'b1)
     begin
      PC Out \leq 0;
      Funct out \leq 0;
      ALUOp out \leq 0;
               MemtoReg out \leq 0;
               RegWrite out \leq 0;
               Branch out \leq 0;
               MemWrite out \leq 0;
               MemRead out \leq 0;
               ALUSrc out \leq 0;
               ReadData1 out \leq 0;
               ReadData2 out \leq 0;
               rs1 out \leq 0;
               rs2 out \leq 0:
               rd out \leq 0;
               imm data out \leq 0;
     end
    else
     begin
       PC Out <= PC In;
      Funct out <= Funct inp;
      ALUOp out <= ALUOp inp;
               MemtoReg out <= MemtoReg inp;
               RegWrite out <= RegWrite inp;
               Branch out <= Branch inp:
               MemWrite out <= MemWrite inp;
               MemRead out <= MemRead inp;
               ALUSrc out <= ALUSrc inp;
               ReadData1 out <= ReadData1 inp;
               ReadData2 out <= ReadData2 inp;
               rs1 out \leq rs1 in;
               rs2 out \leq rs2 in;
               rd out <= rd inp:
               imm data out <= imm data inp;
     end
  end
endmodule
```

This Verilog module models the Instruction Decode/Execute stage in a processor pipeline. It takes inputs representing various control signals ('Funct\_inp', 'ALUOp\_inp', 'MemtoReg\_inp', 'RegWrite\_inp', 'Branch\_inp', 'MemWrite\_inp', 'MemRead\_inp', 'ALUSrc\_inp') along with data inputs such as register values ('ReadData1\_inp', 'ReadData2\_inp'), source and destination register addresses ('rs1\_in', 'rs2\_in', 'rd\_inp'), and immediate data ('imm\_data\_inp'). On the positive edge of the clock ('clk') or a positive edge of the reset signal ('reset'), the module updates its outputs based on these inputs. During a reset

condition ('reset == 1'b1'), all outputs are set to zero. Otherwise, the outputs are updated with the values of the corresponding inputs. These outputs represent the control signals and data forwarded to the subsequent stages of the processor pipeline for further processing and execution. The module ensures synchronization and proper functioning of the pipeline stage by updating its outputs only on the positive edge of the clock or reset signal.

## Execution/Memory (EX/MEM):

module EXMEM(clk, reset, rd\_inp, Branch\_inp, MemWrite\_inp, MemRead\_inp, MemtoReg\_inp, RegWrite\_inp, PC\_In, Result\_inp, ZERO\_inp, data\_inp, data\_out, PC\_Out, rd\_out, Branch\_out, MemWrite\_out, MemRead\_out, MemtoReg\_out, RegWrite\_out, Result\_out, ZERO\_out);

```
input clk;
input reset;
input [4:0] rd inp;
input wire Branch inp;
input MemWrite inp;
input MemRead inp;
input MemtoReg inp;
input RegWrite inp;
input wire [63:0] PC In;
input [63:0] Result inp;
input ZERO inp;
input [63:0] data inp;
output reg [63:0] data out;
output reg [63:0] PC Out;
output reg [4:0] rd out;
output reg Branch out;
output reg MemWrite out;
output reg MemRead out:
output reg MemtoReg out;
output reg RegWrite out;
output reg [63:0] Result out;
output reg ZERO out;
always @ (posedge clk or posedge reset)
 begin
  if (reset == 1'b1)
    begin
     PC Out\leq 0;
     Result out <=0:
     ZERO out \leq 0;
               MemtoReg out \leq 0;
               RegWrite out \leq 0;
```

```
Branch out \leq 0;
               MemWrite out \leq 0:
               MemRead out \leq 0;
               rd out \leq 0;
               data out \leq 0:
     end
    else
     begin
      PC Out <= PC In;
      Result out <= Result inp;
      ZERO out <= ZERO inp;
               MemtoReg out <= MemtoReg inp;
               RegWrite out <= RegWrite inp;
               Branch out <= Branch inp;
               MemWrite out <= MemWrite inp;
               MemRead out <= MemRead inp;
               rd out <= rd inp;
               data out <= data inp;
     end
  end
endmodule
```

EXMEM represents the Execute/Memory stage in a processor pipeline. It takes inputs such as register destination address ('rd\_inp'), branch control signal ('Branch\_inp'), memory write signal ('MemWrite\_inp'), memory read signal ('MemRead\_inp'), memory-to-register signal ('MemtoReg\_inp'), register write signal ('RegWrite\_inp'), program counter value ('PC\_In'), result of the ALU operation ('Result\_inp'), and a flag indicating if the result is zero ('ZERO\_inp'). On the positive edge of the clock ('clk') or a positive edge of the reset signal ('reset'), the module updates its outputs based on these inputs. During a reset condition ('reset == 1'b1'), all outputs are set to zero. Otherwise, the outputs are updated with the values of the corresponding inputs. These outputs include the program counter value for the next instruction ('PC\_Out'), the result of the ALU operation ('Result\_out'), a flag indicating if the result is zero ('ZERO\_out'), and control signals and data forwarded to the subsequent stages of the processor pipeline for further processing and execution.

#### Memory/Write back (MEM/WB):

```
module MEMWB(clk, reset, Result_inp, Read_Data_inp, rd_inp, MemtoReg_inp, RegWrite_inp, MemtoReg_out, RegWrite_out, Result_out, Read_Data_out, rd_out); input clk; input reset; input wire [63:0] Result_inp; input [63:0]Read_Data_inp; input [4:0] rd_inp; input wire MemtoReg_inp;
```

```
input RegWrite inp;
 output reg MemtoReg out;
 output reg RegWrite out;
 output reg [63:0] Result out;
 output reg [63:0]Read Data out;
 output reg [4:0] rd out;
 always @ (posedge clk or posedge reset)
  if (reset == 1'b1)
   begin
    Result out \leq 0;
    Read Data out \leq 0;
    rd out \leq 5'b0:
    MemtoReg out \leq 0;
    RegWrite out \leq 0;
   end
   else
    begin
    Result out <= Result inp;
    Read Data out <= Read Data inp:
    rd out <= rd inp;
    MemtoReg out <= MemtoReg inp;
    RegWrite out <= RegWrite inp;
    end
  end
endmodule
```

MEMWB represents the Memory Writeback stage in a processor pipeline. It takes inputs such as the result of memory operation ('Result\_inp'), data read from memory ('Read\_Data\_inp'), and the destination register address ('rd\_inp'). Additionally, it receives control signals indicating whether to write the result to a register ('RegWrite\_inp') and whether the data comes from memory ('MemtoReg\_inp'). On the positive edge of the clock ('clk') or a positive edge of the reset signal ('reset'), the module updates its outputs based on these inputs. During a reset condition ('reset == 1'b1'), all outputs are set to zero. Otherwise, the outputs are updated with the values of the corresponding inputs. These outputs include the result to be written back to the register file ('Result\_out'), the data read from memory ('Read\_Data\_out'), the destination register address ('rd\_out'), and the control signals indicating whether to write back to the register file ('MemtoReg\_out') and whether to perform the write operation ('RegWrite\_out'). This module ensures proper synchronization and handling of data and control signals in the processor pipeline's Memory Writeback stage.

# Forwarding Unit:

Before implementing forwarding, the value stored in register x3 was arbitrary or garbage because forwarding wasn't utilized. However, after implementing forwarding, the value in register x3 became the same as the value in register x6. This change occurred because now the value is being forwarded from the previous instruction to the subsequent one, ensuring that the correct data is available for the subsequent operations.

WB value is garbage as seen below: (not using forwarding)



```
module Forwarding Unit(EX MEM rd, MEM WB rd, ID EX rs1, ID EX rs2,
EX MEM RegWrite, MEM WB RegWrite, forward A, forward B);
 input wire[4:0] EX MEM rd;
 input wire [4:0] MEM WB rd;
 input wire [4:0] ID EX rs1;
 input wire [4:0] ID EX rs2;
 input wire EX MEM RegWrite;
 input wire MEM WB RegWrite;
 output reg [1:0] forward A;
 output reg [1:0] forward B;
always @(EX MEM rd or MEM WB rd or EX MEM RegWrite or MEM WB RegWrite or
ID EX rs1 or ID EX rs2)
 begin
  if ((EX MEM RegWrite == 1) && (EX MEM rd != 0) && (EX MEM rd == ID EX rs1))
      forward A \leq 2'b10;
  else if ((MEM WB RegWrite == 1) && (MEM WB rd!= 0) && (MEM WB rd ==
ID EX rs1)&& !(EX MEM RegWrite == 1 && EX MEM rd != 0 && EX MEM rd ==
ID EX rs1))
      forward A \leq 2'b01;
  else
      forward A \leq 2'b00;
  if((EX MEM rd == ID EX rs2) \&\&(EX MEM RegWrite == 1) \&\& (EX MEM rd!=0))
    forward B \leq 2'b10;
  else if( (MEM WB rd==ID EX rs2) && (MEM WB RegWrite==1) &&
(MEM WB rd!=0) && !(EX MEM RegWrite == 1 && EX MEM rd != 0 && EX MEM rd
== ID EX rs2)
    forward B \leq 2'b01;
  else
    forward B = 2'b00;
end
```

#### endmodule

the Forwarding\_Unit serves as a component that determines whether to forward data from later pipeline stages to earlier ones to resolve data hazards efficiently. It takes input signals representing the state of the pipeline stages, including destination register numbers and write signals, and produces output signals indicating whether forwarding is necessary and to which source register the data should be forwarded. Through combinatorial logic, it evaluates conditions such as register writes and register number matches to determine the appropriate forwarding action for each source register. The forward\_A and forward\_B outputs represent the forwarding decisions for the two source registers in the instruction decode/execution stage, enabling the processor to handle data dependencies dynamically and minimize stalls during instruction execution.

# **TEST CASE 1:**

addi x6, x0, 2 add x3, x6, x0

However, after implementing forwarding, the value in register x3 became the same as the value in register x6. This change occurred because now the value is being forwarded from the previous instruction to the subsequent one, ensuring that the correct data is available for the subsequent operations, as shown below.



# 5. Task 3 – (Hazard Detection Circuitry)

## Hazard detection Unit:

```
module Hazard_Detection_Unit(
  input [4:0] rs1_ID, rs2_ID, rd_EX, rd_MEM,
  input MemRead_EX, Branch_ID,
  output reg stall_IF, stall_ID, flush_EX
);
  always @(*) begin
    // Load-use hazard detection
    stall_IF = MemRead_EX && ((rd_EX == rs1_ID) || (rd_EX == rs2_ID));
    stall_ID = stall_IF; // Stall ID stage when IF is stalled
    flush_EX = Branch_ID; // Flush EX on branch
  end
endmodule
```

The Verilog code defines a Hazard Detection Unit (HDU) module for a pipelined processor. The module takes input signals representing various register IDs and control signals such as MemRead\_EX and Branch\_ID. Inside an always block, the HDU determines if there is a load-use hazard by comparing the destination register of the execute stage (rd\_EX) with the source registers of the instruction fetch stage (rs1\_ID and rs2\_ID). If a hazard is detected, the instruction fetch stage is stalled (stall\_IF). The stall signal is propagated to the instruction decode stage (stall\_ID). Additionally, the module identifies branch instructions (Branch\_ID) and signals to flush the execute stage (flush\_EX) to maintain correct program execution. This HDU ensures that the pipeline operates smoothly, handling hazards and branch instructions appropriately to avoid data hazards and ensure correct program flow.

# 6. Task 4 – (Performance Comparison: Single Cycle vs. Pipelined RISC-V Processor)

# Single Cycle Processor:

The single-cycle processor executes each instruction in a single clock cycle, making it straightforward but potentially inefficient for complex instructions. In the context of sorting algorithms, such as bubble sort or insertion sort, the single-cycle processor would execute each step of the algorithm sequentially, without overlapping instruction execution. While simple to implement and understand, this approach might result in longer execution times for sorting large datasets due to the lack of instruction pipelining and parallelism.

# Pipelined RISC-V Processor:

In contrast, the pipelined RISC-V processor divides the instruction execution into multiple stages (fetch, decode, execute, memory, write-back) and allows multiple instructions to be processed simultaneously. This pipelining increases throughput and efficiency by overlapping the execution of different instructions. For sorting algorithms, the pipelined processor can exploit instruction-level parallelism to execute multiple sorting steps concurrently, potentially resulting in shorter execution times compared to the single-cycle processor, especially for large datasets.

# Comparison:

When comparing the performance of running the array sorting program on the single-cycle processor versus the pipelined RISC-V processor, several factors come into play. The single-cycle processor may struggle with the inherently sequential nature of sorting algorithms, executing each step one after the other. This approach could lead to longer execution times, particularly for larger datasets, as it cannot exploit parallelism. On the other hand, the pipelined RISC-V processor can leverage its instruction pipelining to overlap the execution of different sorting steps, achieving better performance through parallelism and higher throughput. Therefore, the pipelined processor is expected to exhibit shorter execution times compared to the single-cycle processor when running sorting algorithms, especially for larger datasets where parallelism can be fully utilized.

#### Challenges

we struggled with understanding the appropriate sorting algorithm to be used. The struggle between choosing bubble sort and insertion sort stemmed from the need to balance performance and simplicity within the context of the provided code. Bubble sort and insertion sort are both relatively simple sorting algorithms.

Considering the need for efficiency and simplicity in hardware description, we chose to use insertion sort. Its performance is generally better, especially for smaller datasets.

# **Task Division**

We sat together and discussed the project thoroughly, We started task 1 and 2 in the lab, and these were completed by Namel afterwards. Task 3 was done by Arqam and Ammar.

# Conclusions

The project was mostly successful.

# **Appendix**

github repository link: https://github.com/namel20/CA\_project.git